# 1 MEG UVEPROM UV Erasable Programmable Read-Only Memory # AVAILABLE AS MILITARY SPECIFICATIONS - SMD 5962-89614 - MIL-STD-883 #### **FEATURES** - Organized 131,072 x 8 - Single $+5V \pm 10\%$ power supply - Operationally compatible with existing megabit EPROMs - Industry standard 32-pin ceramic dual-in-line package - All inputs/outputs fully TTL compatible - 8-bit output for use in microprocessor-based systems - Very high-speed SNAP! Pulse Programming - Power-saving CMOS technology - 3-state output buffers - 400mV minimum DC noise immunity with standard TTL loads - Latchup immunity of 250 mA on all input and output pins - · No pullup resistors required - Low power dissipation (Vcc = 5.5V) - ✓ Active 165 mW Worst Case - ✓ Standby 0.55 mW Worst Case (CMOS-input levels) # OPTIONS MARKING • Timing | • | riming | | |---|--------------|-----| | | 120ns access | -12 | | | 150ns access | -15 | | | 200ns access | -20 | | | | | Package(s) Ceramic DIP (600mils) Ceramic 32 LCC (450 x 500mils) ECA No. 114 No. 208 #### • Operating Temperature Ranges Military (-55°C to +125°C) #### **GENERAL DESCRIPTION** The SMJ27C010A series are 131072 by 8-bit (1048576-bit), ultaviolet (UV) light erasable, electrically programmable read-only memories (EPROMs). These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 54 TTL circuits without the use of external pullup resistors. Each output can drive one Series 54 TTL circuit without external resistors. The SMJ27C010A EPROM is offered in a ceramic dual-inline package (J suffix) designed for insertion in mounting-hole rows on 15.2mm (600mil) centers. #### **PIN ASSIGNMENT** (Top View) 32-Pin DIP (J) (600 MIL) 32-Pin LCC (ECA) (450 x 550 mils) | Pin Name | Function | | | |-----------------|------------------------------|--|--| | A0 - A18 | Address Inputs | | | | DA0-DQ7 | Inputs (programming)/Outputs | | | | E\ | Chip Enable | | | | G\ | Output Enable | | | | GND | Ground | | | | PGM\ | Program | | | | V <sub>CC</sub> | 5V Supply | | | | V <sub>PP</sub> | 13V Power Supply* | | | | | | | | \*Only in program mode. These EPROMs operate from a single 5V supply (in the read mode), and therefore, are ideal for use in microprocessor-based systems. One other 13V supply is needed for programming. All programming signals are TTL level. These devices are programmable using the SNAP! Pulse programming algorithm. The SNAP! Pulse programming algorithm uses a $V_{\rm PP}$ of 13V and a $V_{\rm CC}$ of 6.5V for a nominal programming time of thirteen seconds. For programming outside the system, existing EPROM programmers can be used. Locations can be programmed singly, in blocks, or at random. ## **FUNCTIONAL BLOCK DIAGRAM\*** <sup>\*</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. J package illustrated. #### **OPERATION** The seven modes of operation are listed in Table 1. The read mode requires a single 5V supply. All inputs are TTL level except for $V_{pp}$ during programming (13V for SNAP! Pulse), and 12V on A9 for signature mode. **TABLE 1. OPERATION MODES** | | | MODE* | | | | | | | | | | |-----------------|--------------------------|-------------------|-----------------|-------------|-----------------|-----------------|-------------------|-------------------|--|--|--| | FUNCTION | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAM INHIBIT | SIGNATU | RE MODE | | | | | E\ | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | V | 'IL | | | | | G\ | $V_{IL}$ | $V_{IH}$ | Х | $V_{IH}$ | $V_{IL}$ | Х | V | 'IL | | | | | PGM\ | Χ | Х | Х | $V_{IL}$ | $V_{IH}$ | Х | ) | X | | | | | $V_{PP}$ | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | $V_{PP}$ | $V_{PP}$ | $V_{PP}$ | V | CC | | | | | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | $V_{CC}$ | V <sub>CC</sub> | V <sub>CC</sub> | V | CC | | | | | A9 | Х | Х | Х | X | Х | Х | V <sub>H</sub> ** | V <sub>H</sub> ** | | | | | A0 | Х | Х | Х | X | Х | Х | $V_{IL}$ | $V_{IH}$ | | | | | | | | | | | | CC | DE | | | | | DQ0-DQ7 | 7 Data Out High-Z High-Z | | High-Z | Data In | Data Out | High-Z | MFG | DEVICE | | | | | | | | | | | | 97 | D6 | | | | <sup>\*</sup> X can be $V_{IL}$ or $V_{IH}$ . $<sup>**</sup>V_{H} = 12V \pm 0.5V$ #### **READ/OUTPUT DISABLE** When the outputs of two or more SMJ27C010As are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from competing outputs of the other devices. To read the output of a single device, a low level signal is applied to the E\ and G\ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. #### **LATCHUP IMMUNITY** Latchup immunity on the SMJ27C010A is a minimum of 250mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the printed circuit board level when the devices are interfaced to industry-standard TTL or MOS logic devices. The input/ output layout approach controls latchup without compromising performance or packing density. #### POWER DOWN Active $I_{CC}$ supply current can be reduced from 30mA to 500 $\mu$ A by applying a high TTL input on E\ and to 100 $\mu$ A by applying a high CMOS input on E\. In this mode all outputs are in the high-impedance state. #### **ERASURE** Before programming, the SMJ27C010A EPROM is erased by exposing the chip through the transparent lid to a high-intensity ultraviolet light (wavelength 2537 Å). The recommended minimum exposure dose (UV intensity x exposure time) is 15- W's/cm². A typical 12-mW/cm², filterless UV lamp erases the device in 21 minutes. The lamp should be located about 2.5cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure; therefore, when using the SMJ27C010A, the window should be covered with an opaque label. After erasure (all bits in logic high state), logic lows are programmed into the desired locations. A programmed low can be erased only by ultraviolet light. #### **SNAP! PULSE PROGRAMMING** The SMJ27C010A is programmed by using the SNAP! Pulse programming algorithm as illustrated by the flow chart (Figure 1). This algorithm programs in a nominal time of thirteen seconds. Actual programming time varies as a function of the programmer used. The SNAP! Pulse programming algorithm uses an initial pulse of 100 microseconds (µs) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to ten 100µs pulses per byte are provided before a failure is recognized. The programming mode is achieved when $V_{PP} = 13V$ , $V_{CC} = 6.5V$ , $E \setminus V_{IL}$ , and $G \setminus V_{IH}$ . Data is presented in parallel (eight bits) on pins DQ0 through DQ7. Once addresses and data are stable, PGM\ is pulsed low. More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{\rm CC} = V_{\rm PP} = 5V \pm 10\%$ . #### PROGRAM INHIBIT Programming can be inhibited by maintaining high level inputs on the $E\setminus$ or the PGM\ pins. #### PROGRAM VERIFY Programmed bits can be verified with $V_{pp} = 13V$ when $G = V_{H}$ , and $E = V_{H}$ , and $PGM = V_{H}$ . #### SIGNATURE MODE The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 (pin 26) is forced to 12V. Two identifier bytes are accessed by toggling A0. All other addresses must be held low. The signature code for these devices is 97D6. A0 low selects the manufacturer's code 97 (Hex), and A0 high selects the device code D6 (Hex), as shown in Table 2. # **TABLE 2. SIGNATURE MODES** | IDENTIFIER* | IDENTIFIED* PINS | | | | | | | | | | |-------------------|------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | IDENTIFIER | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | MANUFACTURER CODE | $V_{IL}$ | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | DEVICE CODE | $V_{IH}$ | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | D6 | <sup>\*</sup> $E \setminus = G \setminus = V_{IL}$ , $A1 - A8 = V_{IL}$ , $A9 = V_{H}$ , $A10 - A16 = V_{IL}$ , $V_{PP} = V_{CC}$ . # FIGURE 1. SNAP! PULSE PROGRAMMING FLOW CHART #### **ABSOLUTE MAXIMUM RATINGS\*** | Supply Voltage Range, V <sub>CC</sub> **0.6V to +7.0V | |-----------------------------------------------------------------------| | Supply Voltage Range, V <sub>pp</sub> **0.6V to +14.0V | | Input Voltage Range, All inputs except A9**0.6V to V <sub>CC</sub> +1 | | A90.6V to $+13.5$ V | | Output Voltage Range, | | with respect to $V_{SS}^{**}$ 0.6V to $V_{CC}$ +1 | | Operating Free-air Temperature Range, T <sub>A</sub> 55°C to 125°C | | Storage Temperature Range, T <sub>eta</sub> 65°C to 150°C | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. \*\* All voltage values are with respect to GND. #### RECOMMENDED OPERATING CONDITIONS | | | | | MIN | NOM | MAX | UNIT | |-----------------|---------------------------------------|---------------------------------------|----------------------|----------|----------------------|----------------------|------| | V <sub>CC</sub> | Supply Voltage | Supply Voltage Read Mode <sup>1</sup> | | | 5 | 5.5 | V | | VCC | Cappiy Voltage | SNAP! Pulse programming | g algorithm | 6.25 | 6.5 | 6.75 | V | | V <sub>PP</sub> | Supply Voltage Read Mode <sup>2</sup> | | V <sub>CC</sub> -0.6 | $V_{CC}$ | V <sub>CC</sub> +0.6 | V | | | | Cupply voltage | SNAP! Pulse programming | 12.75 | 13 | 13.25 | V | | | V <sub>IH</sub> | High-level DC input voltage TTL CMOS | | TTL | 2 | | V <sub>CC</sub> +0.5 | V | | V IH | | | V <sub>CC</sub> -0.2 | | V <sub>CC</sub> +0.5 | V | | | \/ | Low lovel DC innu | TTL | | -0.5 | | 0.8 | V | | $V_{IL}$ | Low-level DC input voltage CMOS | | -0.5 | | GND+0.2 | V | | | $T_A$ | Operating free-air | ng free-air temperature | | | | 125 | °C | #### NOTES: # ELECTRICAL CHARACTERISTICS OVER RECOMMENDED RANGES OF SUPPLY VOLTAGE AND OPERATING FREE-AIR TEMPERATURE | | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | | |------------------|----------------------------------------------|--------------------------------------------|--------------------------------------------------|----------------------|-----|------|--| | V - | V <sub>OH</sub> High-level DC output voltage | | $I_{OH} = -20\mu A$ | V <sub>CC</sub> -0.2 | | V | | | V <sub>OH</sub> | High-level DC output voltage | | I <sub>OH</sub> = -2.5mA | 3.5 | | V | | | V. | Low-level DC output voltage | | $I_{OL} = 2.1 \text{mA}$ | | 0.4 | V | | | V <sub>OL</sub> | Low-level DC output voltage | | $I_{OL} = 20\mu A$ | | 0.1 | V | | | II | Input current (leakage) | | $V_I = 0V$ to 5.5V | | ±1 | μΑ | | | Io | Output current (leakage) | | $V_O = 0V$ to $V_{CC}$ | | ±1 | μΑ | | | I <sub>PP1</sub> | V <sub>PP</sub> supply current | | $V_{PP} = V_{CC} = 5.5V$ | | 10 | μΑ | | | I <sub>PP2</sub> | V <sub>PP</sub> supply current (during progr | ram pulse) | V <sub>PP</sub> = 13V | | 50 | mA | | | 1 | V - cupply current (standby) | TTL-Input Level | V <sub>CC</sub> = 5.5V, E\=V <sub>IH</sub> | | 500 | | | | I <sub>CC1</sub> | V <sub>CC</sub> supply current (standby) | CMOS-Input Level | V <sub>CC</sub> = 5.5V, E\=V <sub>CC</sub> ±0.2V | | 100 | μΑ | | | | | E\=V <sub>IL</sub> , V <sub>CC</sub> =5.5V | | | | | | | I <sub>CC2</sub> | | | t <sub>cycle</sub> = minimum cycle time, | | 30 | mA | | | | | | outputs open <sup>1</sup> | | | | | #### NOTES: 1. Minimum cycle time = maximum access time. <sup>1.</sup> $V_{CC}$ must be applied before or at the same time as $V_{PP}$ and removed after or at the same time as $V_{PP}$ . The deivce must not be inserted into or removed from the board when $V_{PP}$ or $V_{CC}$ is applied. <sup>2.</sup> During programming, $V_{pp}$ must be maintained at $13V \pm 0.25V$ . ### CAPACITANCE OVER RECOMMENDED RANGES OF SUPPLY VOLTAGE AND OPERAT-ING FREE-AIR TEMPERATURE, f = 1MHz\* | F | PARAMETER | TEST CONDITIONS | TYP** | MAX | UNIT | |----------------|--------------------|-------------------------------|-------|-----|------| | C <sub>I</sub> | Input capacitance | $V_I = 0V$ , $f = 1MHz$ | 4 | 8 | pF | | Co | Output capacitance | V <sub>O</sub> = 0V, f= 1 MHz | 6 | 10 | pF | <sup>\*</sup> Capacitance measurements are made on sample basis only. # SWITCHING CHARACTERISTICS OVER RECOMMENDED RANGES OF OPERATING CONDITIONS<sup>1,2</sup> | | PARAMETER | | -12 | | `- | 15 | -2 | 20 | UNIT | |--------------------|--------------------------------------------------------------------------------------------|----------------------------------------|-----|-----|-----|-----|-----|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | ONIT | | t <sub>a(A)</sub> | Access time from address | | | 120 | | 150 | | 200 | ns | | t <sub>a(E)</sub> | Access time from chip enable | $C_L = 100pF$ | | 120 | | 150 | | 200 | ns | | t <sub>en(G)</sub> | Output enable time from G\ | 1 Series 74 | | 55 | | 75 | | 75 | ns | | t <sub>dis</sub> | Output disable time from G\ or E whichever occurs first <sup>3</sup> | TTL Load, Input t <sub>r</sub> < 20ns, | 0 | 50 | 0 | 60 | 0 | 60 | ns | | t <sub>v(A)</sub> | Output data valid time after change of address, E or G whichever occurs first <sup>3</sup> | Input t <sub>f</sub> < 20ns | 0 | | 0 | | 0 | | ns | #### NOTES: # SWITCHING CHARACTERISTICS FOR PROGRAMMING: $V_{CC} = 6.5V$ and $V_{PP} = 13V$ (SNAP! Pulse), $T_{\Delta} = 25^{\circ}C^{1}$ | | PARAMETER | MIN | MAX | UNIT | |---------------------|--------------------------------------|-----|-----|------| | t <sub>dis(G)</sub> | Disable, Output disable time from G\ | 0 | 130 | ns | | t <sub>en(G)</sub> | Enable, Output enable time from G\ | | 150 | ns | NOTE: 1. For all switching characteristics, the input pulse levels are 0.4V to 2.4V. Timing measurements are made at 2V for logic high and 0.8V for logic low (reference AC testing waveform). #### TIMING REQUIREMENTS FOR PROGRAMMING | | | | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------|-----------------------------------|-----|-----|-----|------| | t <sub>w(PGM)</sub> | Pulse duration, program | SNAP! Pulse Programming Algorithm | 95 | 100 | 105 | μs | | t <sub>su(A)</sub> | Setup Time, Address | | 2 | | | μs | | t <sub>su(E)</sub> | Setup Time, E\ | | 2 | | | μs | | t <sub>su(G)</sub> | Setup Time, G\ | | | | | μs | | t <sub>su(D)</sub> | Setup Time, Data | | 2 | | | μs | | t <sub>su(Vpp)</sub> | Setup Time, V <sub>PP</sub> | | 2 | | | μs | | t <sub>su(Vcc)</sub> | Setup Time, V <sub>CC</sub> | | 2 | | | μs | | t <sub>h(A)</sub> | Hold time, address | | 0 | | | μs | | t <sub>h(D)</sub> | Hold time, data | | 2 | | | μs | <sup>\*\*</sup> All typical values are at $T_{\Lambda} = 25^{\circ}$ C and nominal voltages. <sup>1.</sup> For all switching characteristics, the input pulse levels are 0.4V to 2.4V. Timing measurements are made at 2V for logic high and 0.8V for logic low. (Reference AC testing waveform) <sup>2.</sup> Common test conditions apply for $\rm t_{\rm dis}$ except during programming. <sup>3.</sup> Value calculated from 0.5V delta to measured output level. #### PARAMETER MEASUREMENT INFORMATION #### NOTES: 1. C<sub>1</sub> includes probe and fixture capacitance. AC testing inputs are driven at 2.4V for logic high and 0.4V for logic low. Timing measurements are made at 2V for logic high and 0.8V for logic low for both inputs and outputs. FIGURE 3. READ-CYCLE TIMING ## FIGURE 4. PROGRAM-CYCLE TIMING (SNAP! PULSE PROGRAMMING) <sup>\*</sup> $t_{\rm dis(G)}$ and $t_{\rm en(G)}$ are characteristics of the device but must be accommodated by the programmer. <sup>\*\* 13</sup>V $V_{PP}$ and 6.5V $V_{CC}$ for SNAP! Pulse programming. # **MECHANICAL DEFINITION\*** ## Micross Case #114 (Package Designator J) SMD 5962-89614, Case Outline X | | SMD Specifications | | | | | |--------|--------------------|-------|--|--|--| | SYMBOL | MIN | MAX | | | | | Α | | 0.225 | | | | | b | 0.014 | 0.026 | | | | | b1 | 0.045 | 0.065 | | | | | b2 | 0.008 | 0.018 | | | | | D | | 1.680 | | | | | E | 0.510 | 0.620 | | | | | е | 0.100 | BSC | | | | | E1 | 0.600 | BSC | | | | | L1 | 0.125 | 0.200 | | | | | L | 0.015 | 0.070 | | | | **NOTE:** These dimensions are per the SMD. Micross' package dimensional limits may differ, but they will be within the SMD limits. ## **MECHANICAL DEFINITION\*** ## Micross Case #208 (Package Designator ECA) SMD 5962-89614, Case Outline Y | | SMD SPECIFICATIONS | | | |--------|--------------------|-------|--| | SYMBOL | MIN | MAX | | | Α | 0.060 | 0.120 | | | b | 0.022 | 0.028 | | | b1 | 0.006 | 0.022 | | | D | 0.442 | 0.458 | | | D1 | 0.300 BSC | | | | E | 0.540 | 0.560 | | | E1 | 0.400 BSC | | | | е | 0.050 BSC | | | | L | 0.045 | 0.055 | | | L1 | 0.075 | 0.095 | | **NOTE:** These dimensions are per the SMD. ASI's package dimensional limits may differ, but they will be within the SMD limits. # ORDERING INFORMATION **EXAMPLE:** SMJ27C010A-12JM | Device Number | Speed ns | Package<br>Type | Process | |---------------|----------|-----------------|---------| | SMJ27C010A | -12 | J | * | | SMJ27C010A | -15 | J | * | | SMJ27C010A | -20 | J | * | **EXAMPLE:** AS27C010A-15ECAM | Device Number | Speed ns | Package<br>Type | Process | |---------------|----------|-----------------|---------| | AS27C010A | -12 | ECA | * | | AS27C010A | -15 | ECA | * | | AS27C010A | -20 | ECA | * | #### \*AVAILABLE PROCESSES M = Extended Temperature Range -55°C to +125°C # MICROSS TO DSCC PART NUMBER CROSS REFERENCE\* # **Micross Package Designator ECA** | TI Part #** | SMD Part # | |------------------|-----------------| | AS27C010A-12ECAM | 5962-8961420QYA | | AS27C010A-15ECAM | 5962-8961419QYA | | AS27C010A-20ECAM | 5962-8961417QYA | # **Micross Package Designator J** | TI Part #** | SMD Part # | |-----------------|-----------------| | SMJ27C010A-12JM | 5962-8961420QXA | | SMJ27C010A-15JM | 5962-8961419QXA | | SMJ27C010A-20JM | 5962-8961417QXA | <sup>\*</sup> Micross part number is for reference only. Orders received referencing the SMD part number will be processed per the SMD. <sup>\*\*</sup> Parts are listed on SMD under the old Texas Instruments part number. Micross purchased this product line in November of 1999. UVEPROM SMJ27C010A AS27C010A # **DOCUMENT TITLE**1 MEG UVEPROM | Rev# | <u>History</u> | Release Date | <u>Status</u> | |------|---------------------------|---------------|---------------| | 2.5 | Added ECA Package Drawing | December 2009 | Release | | 2.6 | Added Micross Information | January 2010 | Release |